## 7.4 Base MIPSzy (lw, sw, addi, add): Behavior

## **MIPSzy instruction field bits**

When designing a digital circuit to implement the MIPSzy processor, for ease of reference, bits forming an instruction field name, like ir31\_26 referring to bits 31, 30, 29, 28, 27, and 26.



PARTICIPATION ACTIVITY

7.4.1: Instruction field bits.

Consider the figure above.

1) Leftmost 6 instruction bits.

|       | <b>U</b> ir31_26                                                                                                    |
|-------|---------------------------------------------------------------------------------------------------------------------|
|       | O ir31_25                                                                                                           |
|       | O ir5_0                                                                                                             |
| 2) Ri | ghtmost 6 instruction bits.                                                                                         |
|       | O ir5_0                                                                                                             |
|       | O ir15_0                                                                                                            |
| bı    | ne rightmost 16 bits are named ir15_0,<br>ut those do not include the rightmost 6<br>ts, which already have a name. |
|       | O True                                                                                                              |
|       | O False                                                                                                             |
|       |                                                                                                                     |

## **Base MIPSzy behavior**

For simplicity, this section defines the behavior of a base MIPSzy version. The **base MIPSzy** version only implements the lw add instructions. Other MIPSzy instructions will later be added to the base version.

A **processor** is a circuit that executes instructions. Designers commonly first described a processor's desired behavior, and circuit to implement that behavior. Such behavior can be described using a C-like language, as below (that C-like descriptio processor should not be confused with the program that the processor will execute).

The behavioral description declares key storage components as variables: instruction memory (IM), data memory (DM), reç and PC. The PC holds the address of the current instruction to execute.



Figure 7.4.2: MIPSzy behavioral description: The Execute state's actions described using C-like code.

- ir = IM[PC/4] fetches the current instruction. PC = PC + 4 readies the PC for the next fetch.
- The if-else determines if the instruction opcode is lw, sw, addi, or add.
- Each if-else branch carries out that instruction's actions
- Variables like dm\_a or add1 used as temporary values

```
ir = IM[PC/4];
PC = PC + 4;
// Assume ir31 26 etc are extracted
       (ir31\ 26 == 0b100011) { // lw
if
 dm = RF[ir25 21];
 dm rd = DM[(dm a-4096)/4];
 RF[ir20 16] = dm rd;
else if (ir31 26 == 0b101011) { // sw
 dm = RF[ir25 21];
 dm wd = RF[ir20 16];
 DM[(dm a-4096)/4] = dm wd;
else if (ir31 26 == 0b001000) { // addi
 add1 = RF[ir25 21];
 add2 = ir15 0;
 RF[ir20 16] = add1 + add2;
else if ( (ir31_26 == 0b000000)
      && (ir5 0 == 0b100000) ) { // add
 add1 = RF[ir25 21];
 add2 = RF[ir20 16];
 RF[ir15 11] = add1 + add2;
```

- within the Execute state will become wires.
- IM and DM are 1024-word memories, 4 bytes per word, yielding 4096 items each. MIPSzy only supports word access though, so the rightmost two address bits are ignored (hence the "/4" when accessing IM or DM).
- DM is implemented as a separate memory from IM. Hence, DM addresses are first adjusted by subtracting 4096. Ex: Address 4096 becomes address 0 for DM, 5000 becomes 4, etc.. (And then /4 is performed as described above).

Table 7.4.1: Reminder: Base MIPSzy machine instructions.

| Assembly         | Machine                              |  |  |
|------------------|--------------------------------------|--|--|
| lw \$t0, 0(\$t1) | 100011 01001 01000 00000000000000000 |  |  |
| sw \$t0, 0(\$t1) | 101011 01001 01000 00000000000000000 |  |  |
|                  |                                      |  |  |

| addi \$t0, \$t1, 15  | 001000 01001 01000 0000000000001111   |
|----------------------|---------------------------------------|
| add \$t0, \$t1, \$t2 | 000000 01001 01010 01000 00000 100000 |

**PARTICIPATION** 7.4.3: MIPSzy behavior description: The Execute state's actions. **ACTIVITY** Consider the figure above, showing the MIPSzy Execute state's actions. 1) The Execute state first reads the current instruction from IM, into a variable named ir. O True O False 2) The Execute state increments PC by 4 before reading the IM. O True O False 3) The figure shows how field names like ir31\_26 are associated with ir. O True O False 4) The if-else statement compares ir31\_26 with the opcodes for lw, sw, addi, and

5)

add.

O True

O False

|   | If ir31_26 is 001000, the Execute state will sum the values from two registers.                                       |   |
|---|-----------------------------------------------------------------------------------------------------------------------|---|
|   | O True                                                                                                                |   |
|   | O False                                                                                                               |   |
|   | 6) addi's actions include: add1 =  RF[ir25_21]; That statement reads  RF using bits ir25_21 as the register  address. | • |
|   | O True                                                                                                                |   |
|   | O False                                                                                                               |   |
|   | 7) addi's actions use variables add1 and add2. Those variables will become registers in the processor circuit.        | • |
|   | O True                                                                                                                |   |
|   | O False                                                                                                               |   |
|   | 8) The add instruction's actions write to RF[ir15_11].                                                                | • |
|   | O True                                                                                                                |   |
|   | O False                                                                                                               |   |
|   | 9) Because DM is implemented in a separate memory as IM, addresses intended for DM have 4096 subtracted first.        | • |
|   | O True                                                                                                                |   |
|   | O False                                                                                                               |   |
| Ļ |                                                                                                                       |   |

## Note to instructors: Word-alignment.

For the authors, defining MIPSzy involved many tradeoffs between goals like simplicity (to assist learning) and MIPS consistency (for simulator use and smooth lead-in to a next course). Keeping addressing consistent was critical for the latter goal, but unfortunately requires the various address adjustments that appear above (like having a 1024-word memory rather than 4096, and like dividing by 4 to ignore byte addresses).

Provide feedback on this section